

### High Efficiency, 16V/6A Synchronous Step Down Regulator

### **General Description**

The SY26105B is a high-efficiency synchronous step-down DC/DC regulator featuring internal power and synchronous rectifier switches capable of delivering 6A of continuous output current over a wide input voltage range, from as low as 2.85V up to 16V. The output voltage is adjustable from 0.6V to 6V.

Silergy's proprietary Instant-PWM<sup>TM</sup> fast-response, constant-on-time (COT) PWM control method supports high input/output voltage ratios (low duty cycles) and responds to load transients within ~100ns while maintaining a near constant operating frequency over line, load and output voltage ranges. This control method provides stable operation without complex compensation and even with low ESR ceramic capacitors.

Internal 22.1m $\Omega$  power and 8.1m $\Omega$  synchronous rectifier switches provide excellent efficiency over a wide range of applications, especially for low output voltage and low duty cycles. Cycle-by-cycle current limit, input under-voltage lock-out, internal soft-start, output under- and over-voltage protection, and thermal shutdown provide safe operation in all operating conditions.

The SY26105B is available in a compact QFN2×3-14 package.

#### **Features**

- Wide Input Voltage Range:
  - ➤ 2.85V to 16V if VCC is Supplied by External Source
  - ➤ 3.6V to 16V if VCC is Supplied by Internal LDO
- Internal 22.1mΩ Power Switch and 8.1mΩ Synchronous Rectifier
- ±1% Reference Voltage Over -40°C to +125°C Junction Temperature Range
- Instant-PWM<sup>TM</sup> Provides Fast Transient Response
- 660kHz,1100kHz and 2200 kHz Operating Frequency
- Selectable PFM/FCCM Operation
- Programmable Valley Current Limit
- Reliable Built-in Protections:
  - ➤ Cycle-by-cycle Valley and Peak Current Limit (OCP)
  - Cycle-by-cycle Reverse Current Limit if FCCM is Selected
  - ➤ Automatic Recovery for Output Over-voltage (OVP), Output Under-voltage (UVP) and Over-temperature (OTP) Conditions
  - ➤ Hic-cup Mode after 32 Consecutive Cycles Valley Current Limit Protection
- Pre-biased Startup
- Power Good Indicator

### **Applications**

- Telecom and Networking Systems
- Servers
- High Power AP

## **Typical Application**



Figure 1. Application Circuit

Figure 2. Efficiency vs. Load Current



# **Ordering Information**

| Ordering<br>Part Number | Package Type                              | Top Mark       |
|-------------------------|-------------------------------------------|----------------|
| SY26105BWYQ             | QFN2×3-14 RoHS Compliant and Halogen Free | FYB <i>xyz</i> |

x=year code, y=week code, z= lot number code

# Pinout (top view)



| Pin NO | Pin Name | Pin Description                                                                                                                                                                                                    |
|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 14  | GND      | Power GND.                                                                                                                                                                                                         |
| 2, 11  | LX       | Inductor pin. Connect this pin to the switching node of the inductor.                                                                                                                                              |
| 3      | IN       | Input pin. Decouple this pin to GND pin with at least a 30μF ceramic capacitor.                                                                                                                                    |
| 4      | ILMT     | Synchronous rectifier current limit setting. Connect a resistor to AGND to set the inductor valley current limit value.                                                                                            |
| 5      | EN       | Enable input. Pull low to disable the device and pull high to enable the device. Do not leave this pin floating. May be used for increasing startup voltage or sequencing.                                         |
| 6      | FB       | Feedback sense. Connect this pin to the center point of the output resistor divider to program the output voltage.                                                                                                 |
| 7      | AGND     | Analog ground.                                                                                                                                                                                                     |
| 8      | SS       | External soft-start setting. Optional adjust the soft-start time by adding an appropriate external capacitor between this pin and the AGND pin.                                                                    |
| 9      | PG       | Power good indicator. Open drain output when the output voltage is within 92.5% to 116.5% of the regulation set point.                                                                                             |
| 10     | BS       | Boot-strap supply for the high side gate driver. Connect a 0.1µF ceramic capacitor between the BS and the LX pin.                                                                                                  |
| 12     | MODE     | Operation mode selection. Program MODE to select FCCM/PFM, and the operating switching frequency.                                                                                                                  |
| 13     | VCC      | Internal 3V LDO output. Power supply for internal analog circuits and driving circuit. Decouple this pin to AGND with at least one 1µF ceramic capacitor. Use short, direct connections and avoid the use of vias. |



# **Block Diagram**



Figure 3. Block Diagram

| Absolute Maximum Ratings (1)          | Min           | Max          | Unit |
|---------------------------------------|---------------|--------------|------|
| IN                                    | -0.3          | 18           |      |
| LX                                    | -0.3          | $V_{IN}+0.3$ |      |
| LX, 25ns Duration                     | GND-5         | $V_{IN}+5$   | V    |
| BS                                    | $V_{LX}$ -0.3 | $V_{LX}+4$   |      |
| FB, AGND, VCC, EN, PG, MODE, SS, ILMT | -0.3          | 4            |      |
| Junction Temperature, Operating       | -40           | 150          |      |
| Lead Temperature (Soldering, 10 sec.) |               | 260          | °C   |
| Storage Temperature                   | -65           | 150          |      |

| Thermal Information (2)                                        | Min | Max | Unit |
|----------------------------------------------------------------|-----|-----|------|
| θ <sub>JA</sub> Junction-to-ambient Thermal Resistance         |     | 35  |      |
| θ <sub>x</sub> : Junction-to-case Thermal Resistance           |     | 6   | °C/W |
| θ <sub>JA</sub> Junction-to-ambient Thermal Resistance (JEDEC) |     | 65  | C/W  |
| θ <sub>IC</sub> Junction-to-case Thermal Resistance (JEDEC)    |     | 42  |      |
| $P_D$ Power Dissipation $T_A = 25^{\circ}C$                    |     | 2.8 | W    |

| Recommended Operating Conditions (3) | Min  | Max | Unit |
|--------------------------------------|------|-----|------|
| IN                                   | 2.85 | 16  |      |
| Output Voltage                       | 0.6  | 6.0 | V    |
| VCC External Bias                    | 3.12 | 3.6 |      |
| Junction Temperature                 | -40  | 125 | °C   |





| Electrical Characteristics $V_{IN} = 12V$ , $T_J = -40$ °C to $+125$ °C, typical values are at $T_J = 25$ °C, unless otherwise specified (4)  Parameter Symbol Test Conditions Min Typ Max Unit |                         |                            |                                                           |       |      |       |                  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|----------------------------|-----------------------------------------------------------|-------|------|-------|------------------|
| Para                                                                                                                                                                                            |                         | Symbol                     | Test Conditions                                           | Min   | Тур  | Max   | Unit             |
|                                                                                                                                                                                                 | Voltage Range           | V <sub>IN</sub>            |                                                           | 2.85  |      | 16    | V                |
|                                                                                                                                                                                                 | UVLO, rising            | $V_{\rm IN,UVLO}$          | V 2.2V                                                    | 2.25  | 2.55 | 2.85  | V                |
| Input                                                                                                                                                                                           | UVLO,<br>Hysteresis     | V <sub>IN,HYS</sub>        | V <sub>CC</sub> =3.3V                                     |       | 500  |       | mV               |
| 1                                                                                                                                                                                               | Shutdown<br>Current     | I <sub>SHDN</sub>          | V <sub>EN</sub> =0V, T <sub>J</sub> =25°C                 |       | 4    | 10    | μΑ               |
|                                                                                                                                                                                                 | Quiescent<br>Current    | $I_Q$                      | $V_{EN}$ =2V, $V_{FB}$ = 0.62V,<br>PFM mode, No Switching |       | 850  | 1250  | μΑ               |
|                                                                                                                                                                                                 | UVLO, Rising            | V <sub>VCC,UVLO_Rise</sub> |                                                           | 2.6   | 2.8  | 2.95  | V                |
|                                                                                                                                                                                                 | UVLO, Falling           | V <sub>VCC,UVLO_Fall</sub> |                                                           | 2.3   | 2.5  | 2.7   | V                |
| VCC                                                                                                                                                                                             | Output Voltage          | $V_{CC}$                   | I <sub>VCC</sub> =0mA                                     | 2.88  | 3    | 3.12  | V                |
|                                                                                                                                                                                                 | Load<br>Regulation      | V <sub>CC, REG</sub>       | I <sub>VCC</sub> =25mA                                    |       | 0.8  |       | %V <sub>CC</sub> |
| FB                                                                                                                                                                                              | Reference<br>Voltage    | $V_{REF}$                  |                                                           | 0.594 | 0.6  | 0.606 | V                |
|                                                                                                                                                                                                 | Input Current           | $I_{\mathrm{FB}}$          | $V_{EN}=2V$ , $V_{FB}=1V$                                 | -50   | 0    | 50    | nA               |
| Power Switch                                                                                                                                                                                    | On Resistance           | R <sub>DS(ON)HS</sub>      | $V_{BS-LX} = 3.3V, T_J=25^{\circ}C$                       |       | 22.1 | 26    | mΩ               |
|                                                                                                                                                                                                 | Leakage                 | $I_{HS, LKG}$              | $V_{EN}=0V$ , $V_{LX}=0V$                                 |       | 0.01 | 10    | μA               |
|                                                                                                                                                                                                 | Current Limit           | I <sub>LMT, HS</sub>       |                                                           |       | 18   |       | A                |
|                                                                                                                                                                                                 | On Resistance           | R <sub>DS(ON)LS</sub>      | $V_{CC} = 3.3V, T_J = 25^{\circ}C$                        |       | 8.1  | 10    | mΩ               |
| Synchronous                                                                                                                                                                                     | Leakage                 | I <sub>LS, LKG</sub>       | $V_{EN}=0V$ , $V_{LX}=12V$                                |       | 0.04 | 30    | μA               |
| Rectifier                                                                                                                                                                                       | Reverse Current         | $I_{LMT,RVS}$              |                                                           |       | 4    |       | A                |
|                                                                                                                                                                                                 | Forward<br>Current      | I <sub>LMT,BOT</sub>       | $R_{ILMT} = 0k\Omega$                                     | 7.5   |      |       | A                |
| ILMT Pin Output                                                                                                                                                                                 | Voltage                 | $V_{\rm ILMT}$             |                                                           | 1.15  | 1.2  | 1.25  | V                |
| ILMT Ratio                                                                                                                                                                                      |                         | $I_{ILMT}/I_{LMT,BOT}$     | I <sub>LMT,BOT</sub> >2A                                  | 36    | 40   | 44    | μA/A             |
| Discharge FET Re                                                                                                                                                                                | sistance                | $R_{DIS}$                  |                                                           |       | 125  |       | Ω                |
| Enable (EN)                                                                                                                                                                                     | Rising<br>Threshold     | $V_{\mathrm{EN,R}}$        |                                                           | 1.17  | 1.22 | 1.27  | V                |
|                                                                                                                                                                                                 | Threshold<br>Hysteresis | V <sub>EN,HYS</sub>        |                                                           |       | 0.2  |       | V                |
|                                                                                                                                                                                                 | Input Current           | $I_{EN}$                   | V <sub>EN</sub> =2V                                       |       | 0    |       | μΑ               |
| Soft Start (SS)                                                                                                                                                                                 | Charging<br>Current     | $I_{SS1}$                  | V <sub>SS</sub> =0V                                       |       | 15   |       | μΑ               |
|                                                                                                                                                                                                 | Discharge<br>Current    | $I_{SS2}$                  | V <sub>SS</sub> =1V                                       |       | 120  |       | mA               |
|                                                                                                                                                                                                 | Min Soft-start<br>Time  | t <sub>SS,MIN</sub>        | C <sub>SS</sub> =1nF                                      | 1.6   | 2.2  |       | ms               |





| <b>Electrical Cha</b>             | aracteristics (cont   | $V_{IN} = 12V, T_{J} = -40$ | $0^{\circ}$ C to +125°C, typical values are at $T_J = 25^{\circ}$                                                      | °C, unless | otherwise s | specified (4 | 4)         |  |
|-----------------------------------|-----------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------|------------|-------------|--------------|------------|--|
| Parameter                         |                       | Symbol                      | Test Conditions                                                                                                        | Min        | Тур         | Max          | Unit       |  |
| Over-voltage Protection Threshold |                       | V <sub>OVP</sub>            |                                                                                                                        | 113.5      | 116.5       | 119.5        | $%V_{REF}$ |  |
| Under-voltage Threshold           |                       | V <sub>UVP</sub>            |                                                                                                                        | 45         | 50          | 55           | $%V_{REF}$ |  |
| Protection                        | Delay                 | t <sub>UVP,DLY</sub>        |                                                                                                                        |            | 20          |              | μs         |  |
| UVP/OCP Hiccup                    | ON Time               | t <sub>HICCUP,ON</sub>      | C <sub>SS</sub> =1nF (Note 4)                                                                                          |            | 3           |              | ms         |  |
| UVP/OCP Hiccup                    | OFF Time              | t <sub>HICCUP,OFF</sub>     | C <sub>SS</sub> =1nF (Note 4)                                                                                          |            | 15          |              | ms         |  |
| 1                                 |                       |                             | $V_{\text{FB}}$ falling, PG from high to low                                                                           | 77         | 80          | 83           |            |  |
|                                   | Thurshalds            | $V_{PG}$                    | V <sub>FB</sub> rising, PG from low to high                                                                            | 89.5       | 92.5        | 95.5         | 0/ 1/      |  |
|                                   | Thresholds            |                             | V <sub>FB</sub> rising, PG from high to low                                                                            | 113.5      | 116.5       | 119.5        | $%V_{REF}$ |  |
|                                   |                       |                             | V <sub>FB</sub> falling, PG from low to high                                                                           | 102        | 105         | 108          |            |  |
| Power Good                        | Delay                 | $t_{\mathrm{PG,R}}$         | PG from low to high                                                                                                    |            | 1           |              | ms         |  |
|                                   | Delay                 | $t_{\mathrm{PG,F}}$         | PG from high to low                                                                                                    |            | 20          |              | μs         |  |
|                                   | 0.42.41               | N/                          | $V_{IN}$ =0V, Pull PG to 3.3V through $100k\Omega$ Resistor                                                            |            | 550 750     |              |            |  |
|                                   | Output Low<br>Voltage | $V_{ m PG,LOW}$             | $V_{IN}$ =0V, Pull PG to 3.3V through $10k\Omega$ Resistor                                                             |            | 660         | 850          | mV         |  |
|                                   |                       |                             | $V_{EN} = 2V, V_{FB} = 0V, I_{PG} = 10mA$                                                                              |            |             | 0.4          | V          |  |
|                                   | Leakage<br>Current    | $I_{PG,LKG}$                | $V_{PG} = 3.3V$                                                                                                        |            |             | 3            | μΑ         |  |
|                                   |                       |                             | $R_{MODE}$ =60.4k $\Omega$ , $I_{OUT}$ =0A, FCCM, $V_{OUT}$ =1V, $T_{J}$ =25°C                                         | 530        | 660         | 790          |            |  |
| Switching Frequency               |                       | $f_{ m SW}$                 | $R_{MODE}$ =0 $\Omega$ , $I_{OUT}$ =0 $\Lambda$ , FCCM, $V_{OUT}$ =1 $V$ , $T_{J}$ =25 $^{\circ}$ C                    | 935        | 1100        | 1265         | kHz        |  |
|                                   |                       |                             | $R_{\text{MODE}}$ =30.1 $\Omega$ , $I_{\text{OUT}}$ =0A, FCCM, $V_{\text{OUT}}$ =3.3V, $T_{\text{J}}$ =25 $^{\circ}$ C | 1870       | 2200        | 2530         |            |  |
| Min ON Time                       |                       | t <sub>ON,MIN</sub>         | I <sub>OUT</sub> =3A (Note 4)                                                                                          |            |             | 50           | ns         |  |
| Min OFF Time                      | Min OFF Time          |                             | I <sub>OUT</sub> =3A (Note 4)                                                                                          |            |             | 200          | ns         |  |
| Thermal Shutdow                   | n Temperature         | $T_{SD}$                    |                                                                                                                        |            | 160         |              | °C         |  |
| Thermal Shutdow                   | n Hysteresis          | T <sub>HYS</sub>            |                                                                                                                        |            | 20          |              | °C         |  |

**Note 1:** Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2:  $\theta_{JA}$  and  $\theta_{JC}$  are measured in the natural convection at  $T_A$ =25°C on a 6cm×6cm size four-layer Silergy Evaluation Board.  $R_{\theta JA}$  and  $R_{\theta JC}$  are measured under JEDEC condition.

**Note 3:** The device is not guaranteed to function outside its operating conditions.

Note 4: Production testing is performed at 25°C; limits at -40°C to +125°C are guaranteed by design, test or statistical correlation.



### **Typical Performance Characteristics**

 $(T_A = 25 \, ^{\circ}\text{C}, \, V_{IN} = 12 \text{V}, \, V_{OUT} = 1.8 \text{V}, \\ L = 1.0 \mu\text{H}, \\ C_{OUT} = 188 \mu\text{F}, \, f_{SW} = 1100 \text{kHz}, \, R_{ILMT} = 5.6 \, \text{k}\Omega, \, \\ \text{unless otherwise noted})$ 























Time (10ms/div)





Time (200µs/div)

# $\begin{array}{c} Start\,up\,\,from\,\,V_{IN}\\ (V_{IN}=12V,V_{OUT}=1.8\,V,I_{OUT}=6A,CCM) \end{array}$



#### **Short Circuit Protection** $(V_{\text{IN}} = 12 \text{V}, V_{\text{OUT}} = 1.8 \text{V}, I_{\text{OUT}} = 0 \text{A} \sim \text{Short}, \text{FCCM})$



Time (10ms/div)

#### Load Transient $(V_{IN}=12V, V_{OUT}=1.8V, I_{OUT}=0A~3A, FCCM)$



Time (200µs/div)

# Shutdown from $V_{IN}$ ( $V_{IN}$ =12V, $V_{OUT}$ =1.8V, $I_{OUT}$ =6A, CCM)



Time (4ms/div)























### **Detailed Description**

#### **Constant-on-time Architecture:**

Fundamental to any constant-on-time (COT) architecture is the one-shot circuit or on-time generator, which determines how long to turn on the high-side power switch. Each on-time (ton) is a "fixed" period internally calculated to operate the step down regulator at the desired switching frequency considering the input and output voltage  $t_{ON}=(V_{OUT}/V_{IN})\times(1/f_{SW})$ . For example, considering that a hypothetical converter targets 1.8V output from a 12V input at 1100kHz, the target on-time is  $(1.8V/12V)\times(1/1100kHz) =$ 136ns. Each t<sub>ON</sub> pulse is triggered by the feedback comparator when the output voltage as measured at FB drops below the target value. After one toN period, a minimum off-time (t<sub>OFE,MIN</sub>) is imposed before any further switching is initiated, even if the output voltage is less than the target. This approach avoids the making any switching decisions during the noisy periods just after switching events and while the switching node (LX) is rapidly rising or falling.

In a COT architecture, there is no fixed clock, so the high-side power switch can turn on almost immediately after a load transient and subsequent switching pulses can be quickly initiated, ramping the inductor current up to meet load requirements with minimal delays. Traditional current mode or voltage mode control methods must simultaneously monitor the feedback voltage, current feedback and internal ramps and compensation signals to determine when to turn off the high-side power switch and turn on the low-side synchronous rectifier. Considering these small signals in a switching environment are difficult to be noise-free after switching large currents, making those architectures difficult to apply in noisy environments and at low duty cycles.

#### **Instant-PWM Operation:**



Figure 4. COT Architecture

Silergy's instant-PWM control method adds several proprietary improvements to the traditional COT architecture. Whereas most legacy based on COT implementations require a dedicated connection to the output voltage terminal to calculate the  $t_{\rm ON}$  duration, instant-PWM control method derives this signal internally. Another improvement optimizes operation with low ESR ceramic output capacitors. In many

applications it is desirable to utilize very low ESR ceramic output capacitors, but legacy COT regulators may become unstable in these cases because the beneficial ramp signal that results from the inductor current flowing into the output capacitor maybe become too small to maintain smooth operation. For this reason, instant-PWM synthesizes a virtual replica of this signal internally. This internal virtual ramp and the feedback voltage are combined and compared to the reference voltage. When the sum is lower than the reference voltage, the t<sub>ON</sub> pulse is triggered as long as the minimum t<sub>OFF</sub> has been satisfied and the inductor current as measured in the low-side synchronous rectifier is lower than the bottom FET current limit. As the t<sub>ON</sub> pulse is triggered, the low-side synchronous rectifier turns off and the high-side power switch turns on. Then the inductor current ramps up linearly during the t<sub>ON</sub> period. At the conclusion of the t<sub>ON</sub> period, the highside power switch turns off, the low-side synchronous rectifier turns on and the inductor current ramps down linearly. This action also initiates the minimum toFF timer to ensure sufficient time for stabilizing any transient conditions and settling the feedback comparator before the next cycle is initiated. This minimum toff is relatively short so that during high speed load transient ton can be retriggered with minimal delay, allowing the inductor current to ramp quickly to provide sufficient energy to the load side.

In order to avoid shoot-through, a dead time ( $t_{DEAD}$ ) is generated internally between the high-side power switch off and the low-side synchronous rectifier on period or the low-side synchronous rectifier off and the high-side power switch on period.

#### **Mode Selection:**

The SY26105B provides both PFM and FCCM operation in light load condition. The SY26105B provides three options for switching frequency of CCM mode. Refer to the table 1 blow to set the resistor connected between MODE and AGND or VCC, to select the operation mode and switching frequency.

**Table 1: Mode Selection** 

| MODE                     | Light Load<br>Mode | Switching<br>Frequency |
|--------------------------|--------------------|------------------------|
| AGND                     | FCCM               | 1100kHz                |
| 30.1kΩ (±20%) to<br>AGND | FCCM               | 2200kHz                |
| 60.4kΩ (±20%) to<br>AGND | FCCM               | 660kHz                 |
| 121kΩ (±20%)<br>to AGND  | PFM                | 660kHz                 |
| 243kΩ (±20%)<br>to AGND  | PFM                | 2200kHz                |
| VCC                      | PFM                | 1100kHz                |

#### **Programmable Soft-start Time:**

The soft-start time can be programmed by SS pin. Connect one capacitor between SS pin and AGND pin to program the soft-start time. The soft-start time equation is:



$$t_{SS}(ms) = \frac{C_{SS}(nF) \times V_{REF}}{I_{SS}(\mu A)}$$

The typical value of SS charging current  $I_{SS}$  is  $15\mu A$ . To guarantee the programmable soft-start time is not too short when using smaller SS capacitor, there is one minimum soft-start time limitation, the minimum soft-start time is 2.2 ms typically.

#### **Pre-biased Startup:**

If the output voltage is not 0V at startup, it is considered as pre-biased startup. In this case, the power switch and synchronous rectifiers will not begin switching until the soft start ramp exceeds the sensed output voltage  $V_{FB}$ .

#### **Output Voltage Discharge:**

SY26105B discharges the output voltage when the converter shuts down from  $V_{\rm IN}$ , EN, or thermal shutdown so that output voltage can be discharged in a minimal time, even load current is zero. The discharge FET in parallel with the low-side synchronous rectifier turns on after the low-side synchronous rectifier turns off when shut down logic is triggered. The discharge FET resistance is typically  $125\Omega$ . Note that the discharge FET is not active beyond these shutdown conditions.

#### **Power Good Indicator:**

The power good indicator is an open drain output controlled by a window comparator connected to the feedback signal. If  $V_{FB}$  is greater than 92.5%  $V_{REF}$  and less than 116.5%  $V_{REF}$  for at least the power good delay time (low to high), PG will be high-impedance.

PG should be connected to VCC or another voltage source less than 3.6V through a resistor (e.g.  $100 k\Omega$ ). After the input voltage exceeds its own UVLO (rising) threshold, the PG FET is turned on so that PG is pulled to GND before output voltage is ready. After feedback voltage  $V_{FB}$  reaches 92.5%  $V_{REF},$  PG is pulled high (after a delay time within 1.0 ms). When  $V_{FB}$  drops less than 80%  $V_{REF},$  PG is pulled low (after a delay time within 20  $\mu s$ ). When  $V_{FB}$  rises to 116.5%  $V_{REF},$  PG is pulled low immediately.

If the input voltage is zero, PG is clamped low even though PG is connected to an external voltage source through a  $10k\Omega$  to  $100k\Omega$  pull-up resistor.

#### **External Bootstrap Capacitor:**

SY26105B integrates a floating power supply for the gate driver of high side MOSFET. A  $0.1\mu F$  low ESR ceramic capacitor connected between BS pin and LX pin is recommended for proper operation.



Figure 5. BS Capacitor Connection

### **Over Current Protection and Under Voltage Protection:**

If the high side power switch current gets higher than the peak current limit threshold, the high side power switch will turn off and the low side synchronous rectifier will turn on. If the low side synchronous rectifier current gets higher than the valley current limit threshold, the low side synchronous rectifier will keep turning on until low side synchronous rectifier current decreases below the valley current limit threshold. So, both peak and valley current are limited.

The valley current limit point can be programmed by ILMT pin. Connect one resistor between ILMT pin and AGND pin to program valley current limit point. The ILMT output voltage is constant, the ILMT resistor current is sensed by the device, comparing with low-side synchronous rectifier current mirror value. If the mirror current is larger than the ILMT resistor current, the device works under valley current limit state and  $t_{\rm ON}$  is inhibited. The valley current limit point equation is

$$\begin{split} &I_{ILMT,VALLEY} = \frac{V_{ILMT}}{G_{MIRROR} \times R_{ILMT}} \\ &I_{ILMT,OUT} = \frac{V_{ILMT}}{G_{MIRROR} \times R_{ILMT}} + \frac{\left(V_{IN} - V_{OUT}\right) \cdot V_{OUT}}{2L \cdot V_{IN} \cdot F_{SW}} \end{split}$$

Where  $I_{ILMT,VALLEY}$  is the valley current limit point,  $I_{ILMT,OUT}$  is the output current limit point.  $V_{ILMT}$  is 1.2V,  $G_{MIRROR}$  is  $40\mu A/A.$ 

If SY26105B detects 32 consecutive cycles valley current limit protection, or the  $V_{\rm FB}$  drops below the under-voltage threshold, the switching will be disabled for a hiccup off time. Switching will resume for a hiccup on time and this cycle will repeat. The device will return to normal operation when the output overload condition is removed.

#### **Reverse Current Limit:**

SY26105B features cycle-by-cycle reverse current limit. The low-side synchronous rectifier current is monitored, if the current is lower than reverse current limit, the low-side synchronous rectifier is turned off, the high-side power switch is turned on again for the on time determined by  $V_{\rm IN},\,V_{\rm OUT},\,$  and  $f_{\rm SW}.$ 

#### **Output Sinking Mode Protection:**

SY26105B includes output sinking mode. When the FB voltage becomes higher than 106% of  $V_{REF}$ , high side power switch turns off and low side synchronous rectifier turns on until the low side synchronous rectifier current reaching the reverse current limit (-4A typically). Then low side



synchronous rectifier turns off and high side power switch turns on again for the on time determined by  $V_{\rm IN},\,V_{\rm OUT}$  and  $f_{\rm SW}.$  IC repeats this operation until the FB voltage is pulled lower than 102% of  $V_{\rm REF}.$ 

#### **Over Temperature Protection:**

SY26105B includes over temperature protection to prevent overheating due to excessive power dissipation. The junction temperature is monitored, and if it exceeds 160°C, IC will shut down. Once the junction temperature cools down by approximately 20°C, IC will resume normal operation with a complete soft start cycle.

#### Minimum Duty Cycle and Maximum Duty Cycle:

In the COT architecture, there is no limitation for small duty cycles, since even at very low duty cycles, the switching frequency can be reduced as needed once the on-time is close to the minimum on time, to always ensure a proper operation.

The device can support at least 70% maximum duty cycle operation under -40  $^{\circ}$ C ~ 125  $^{\circ}$ C condition if 1100kHz switching frequency is selected.

In PFM light load operation, when the duty cycle is up to maximum duty cycle limitation, the device will enter into CCM operation even though the load current is null.

#### **Enable and Adjusting Input Under Voltage Lock-out:**

The EN input is a low-voltage capable input with logic-compatible threshold. The comparator design scheme makes the EN rising threshold accurate comparatively. When EN voltage rises to ~0.8V, VCC works so that the EN comparator has source supply. When EN is driven above 1.22V normal device operation will be enabled, and the switching node pulse appear. When EN voltage falls lower than EN rising threshold for one hysteresis, the switching node pulse is inhibited. When EN voltage is driven <0.4V the VCC will be shut down, reducing input current to  $<10\mu A$  (Normal temperature).

If the input UVLO threshold is low for some high input UVLO threshold requirement applications, use EN to adjust the input UVLO by adopting two external divided resistors. Note that EN voltage should not higher than 3.6V.



Figure 6. Adjusting Input UVLO



### **Design Procedure**

#### **Feedback Resistor Selection:**

Choose  $R_H$  and  $R_L$  to program the proper output voltage. To minimize the power consumption under light loads, it is desirable to choose large resistance values for both  $R_H$  and  $R_L$ . A value between  $10k\Omega$  and  $1M\Omega$  is highly recommended for both resistors. If  $V_{OUT\_SET}$  is  $1.8V,\,R_H{=}100k\Omega$  is chosen, then using following equation,  $R_L$  can be calculated to be  $50k\Omega$ .

$$R_{_L} = \frac{0.6V}{V_{_{OUT-SET}} - 0.6V} R_{_H}$$



Figure 7. Feedback Resistor

#### **Inductor Selection:**

The inductor is necessary to supply constant current to the output load while being driven by the switched input voltage.

Instant-PWM operates well over a wide range of inductor values. This flexibility allows for optimization to find the best trade-off of efficiency, cost and size for a particular application. Selecting a low inductor value will help reduce size and cost and enhance transient response, but will increase peak inductor ripple current, reducing efficiency and increasing output voltage ripple. The low DC resistance (DCR) of these low value inductors may help reduce DC losses and increase efficiency. On the other hand, higher inductor values tend to have higher DCR and will slow transient response.

A reasonable compromise between size, efficiency, and transient response can be determined by selecting a ripple current ( $\Delta I_L$ ) about 20%  $\sim$  50% of the desired full output load current. Start calculating the approximate inductor value by selecting the input and output voltages, the operating frequency ( $f_{SW}$ ), the maximum output current ( $I_{OUT,MAX}$ ) and estimating a  $\Delta I_L$  as some percentage of that current.

$$L_{_{1}} = \frac{V_{_{OUT}} \times (V_{_{IN}} - V_{_{OUT}})}{V_{_{IN}} \times f_{_{SW}} \times \Delta I_{_{L}}}$$

Use this inductance value to determine the actual inductor ripple current ( $\Delta I_L$ ) and required peak current inductor current  $I_{L,PEAK}$ .

$$\Delta I_{L} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times L_{I}}$$

And  $I_{L,PEAK} = I_{OUT,MAX} + \Delta I_L/2$ 

Select an inductor with a saturation current and thermal rating in excess of  $I_{L,PEAK}$ .

If FCCM light load operation is selected, make sure the inductor value is high enough to avoid reverse current limit is been triggered just under steady state if the load current is zero.

For highest efficiency, select an inductor with a low DCR that meets the inductance, size and cost targets. Low loss ferrite materials should be considered.

#### **Inductor Selection Example:**

Consider a typical design for a device providing  $1.8V_{OUT}$  at 6A from  $12V_{IN}$ , operating at 1100kHz and using target inductor ripple current ( $\Delta I_L$ ) of 40% or 2.4A. Determine the approximate inductance value at first:

$$L_{_{1}} = \frac{1.8V \times (12V - 1.8V)}{12V \times 1100kHz \times 2.4A} = 0.58\mu H$$

Next, select the nearest standard inductance value, in this case  $0.68\mu H$ , and calculate the resulting inductor ripple current ( $\Delta I_{I}$ ):

$$\Delta I_{L} = \frac{1.8V \times (12V - 1.8V)}{12V \times 1100kHz \times 0.68\mu H} = 2.04A$$

 $I_{L,PEAK} = 6A + 2.04A/2 = 7.02A$ 

The resulting 2.04A ripple current is 2.04A/6A is ~34%, well within the  $20\% \sim 50\%$  target.

 $I_{L,PEAK,RVS} = 2.04A/2 = 1.02A < I_{LIM,RVS}$ 

Finally, select an available inductor with a saturation current higher than the resulting  $I_{L,PEAK}$  of 7.02A.

#### **Input Capacitor Selection:**

Input filter capacitors are needed to reduce the ripple voltage on the input, to filter the switched current drawn from the input supply and to reduce potential EMI. When selecting an input capacitor, be sure to select a voltage rating at least 20% greater than the maximum voltage of the input supply and a temperature rating above the system requirements. X5R series ceramic capacitors are most often selected due to their small size, low cost, surge current capability and high RMS current ratings over a wide temperature and voltage range. However, systems that are powered by a wall adapter or other long and therefore inductive cabling may be susceptible to significant inductive ringing at the input to the device. In these cases, consider adding some bulk capacitance like electrolytic, tantalum or polymer type capacitors. Using a combination of bulk capacitors (to reduce overshoot or ringing) in parallel with ceramic capacitors (to meet the RMS current requirements) is helpful in these cases.

Consider the RMS current rating of the input capacitor, paralleling additional capacitors if required to meet the calculated RMS ripple current,

$$I_{CIN RMS} = I_{OUT} \times \sqrt{D \times (1-D)}$$

The worst-case condition occurs at D = 0.5, then

$$I_{\text{CIN\_RMS,MAX}}\!=\!\frac{I_{\text{OUT}}}{2}$$

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

On the other hand, the input capacitor value determines the





input voltage ripple of the converter. If there is an input voltage ripple requirement in the system, choose an appropriate input capacitor that meets the specification.

Given the very low ESR and ESL of ceramic capacitors, the input voltage ripple can be estimated by

$$V_{\text{CIN\_RIPPLE,CAP}} = \frac{I_{\text{OUT}}}{I_{\text{SW}} \times C_{\text{IN}}} \times D \times (1-D)$$

The worst-case condition occurs at D = 0.5, then

$$V_{\text{CIN\_RIPPLE,CAP,MAX}} = \frac{I_{\text{OUT}}}{4 \times f_{\text{SW}} \times C_{\text{IN}}}$$

The capacitance value is less important than the RMS current rating. In most applications a single  $10\mu F$  X5R capacitor is sufficient. Take care to place the ceramic input capacitor as close to the device IN and GND pin as possible. Note that a 100nF small ceramic capacitor is highly recommended to decouple the high frequency switching noise.

#### **Output Capacitor Selection:**

Instant-PWM provides excellent performance with a wide variety of output capacitor types. Ceramic and POS types are most often selected due to their small size and low cost. Total capacitance is determined by the transient response and output voltage ripple requirements of the system.

#### **Output Voltage Ripple:**

Output voltage ripple at the switching frequency is caused by the inductor current ripple ( $\Delta I_L$ ) on the output capacitors ESR (ESR ripple) as well as the stored charge (capacitive ripple). When considering total ripple, both should be considered.

$$V_{RIPPLE.ESR} = \Delta I_L \times ESR$$

$$V_{\text{RIPPLE,CAP}} = \frac{\Delta I_{L}}{8 \times C_{\text{OUT}} \times f_{\text{SW}}}$$

Consider a typical application with  $\Delta I_L = 2.04 A$  using three  $22 \mu F$  ceramic capacitors, each with an ESR of  $\sim 6 m \Omega$  for parallel total of  $66 \mu F$  and  $2 m \Omega$  ESR.

$$V_{RIPPLE,ESR} = 2.04A \times 2m\Omega = 4.08mV$$

$$V_{\text{RIPPLE,CAP}} = \frac{2.04A}{8 \times 66 \mu F \times 1100 kHz} = 3.5 mV$$

Total ripple = 7.58mV. The actual capacitive ripple may be higher than calculated value because the capacitance decreases with the voltage on the capacitor.

#### **Load Transient Considerations:**

SY26105B integrates the compensation components to achieve good stability and fast transient responses. Adding a small ceramic capacitor  $C_{FF}$  in parallel with  $R_{H}$  may further speed up the load transient responses and is thus highly recommended for applications with large load transient step requirements.



Figure 8. Feed-forward Capacitor



# Application Schematic ( $V_{OUT}$ =1.8V)



### **BOM List**

| Designator | Description         | Part Number        | Manufacturer |
|------------|---------------------|--------------------|--------------|
| $C_{IN1}$  | 22μF/25V/X5R,1206   | C3216X5R1E226M     | TDK          |
| $C_{IN2}$  | 0.1μF/50V/X5R, 0603 | GRM188R61H104KA93D | mμRata       |
| $C_{FF}$   | 220pF/50V/C0G,0603  | GRM1885C1H221JA01D | muRata       |
| $C_{OUT}$  | 47μF/6.3V/X5R,1206  | C3216X5R0J476M     | TDK          |
| $C_{SS}$   | 22nF/50V/X7R,0603   | GRM188R71H223KA01D | muRata       |
| $C_{BS}$   | 0.1μF/50V/X5R, 0603 | GRM188R61H104KA93D | mμRata       |
| $C_{VCC}$  | 1μF/50V/X5R,0603    | GRM188R61H105KAALD | muRata       |
| L          | 0.68μH/inductor     | SPM6530T-R68M140   | TDK          |
| $R_{H}$    | 10kΩ, 1%, 0603      |                    |              |
| $R_{L}$    | 5kΩ, 1%, 0603       |                    |              |
| $R_{PG}$   | 100kΩ, 1%, 0603     |                    |              |
| $R_{MODE}$ | 0Ω, 1%, 0603        |                    |              |
| $R_{ILMT}$ | 5.6kΩ, 1%, 0603     |                    |              |

# **Recommend Table for Typical Applications**

| V <sub>OUT</sub> (V) | $R_{MODE}(k\Omega)$ | Frequency<br>(kHz) | $R_{\rm H}(k\Omega)$ | $R_L(k\Omega)$ | C <sub>FF</sub> (pF) | L/(Rated/Saturating<br>Current) | Соит               |
|----------------------|---------------------|--------------------|----------------------|----------------|----------------------|---------------------------------|--------------------|
| 1.2                  | 0                   | 1100, FCCM         | 10                   | 10             | 220                  | 0.47µH/(10A/14A)                | 47μF/6.3V/X5R,1206 |
| 1.8                  | 0                   | 1100, FCCM         | 10                   | 5              | 220                  | 0.68µH/(10A/14A)                | 47μF/6.3V/X5R,1206 |
| 3.3                  | 0                   | 1100, FCCM         | 10                   | 2.21           | 220                  | 1.0µH/(10A/14A)                 | 47μF/6.3V/X5R,1206 |
| 5                    | 0                   | 1100, FCCM         | 10                   | 1.37           | 220                  | 1.5µH/(10A/14A)                 | 47μF/6.3V/X5R,1206 |



### **Thermal Design Considerations**

Maximum power dissipation depends on the thermal resistance of the IC package, the PCB layout, the surrounding airflow, and the difference between the junction and ambient temperatures. The maximum power dissipation may be calculated by:

$$P_{D,MAX} = (T_{J,MAX} - T_A) / \theta_{JA}$$

Where,  $T_{J,MAX}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction to ambient thermal resistance.

To comply with the recommended operating conditions, the maximum junction temperature is 125°C. The junction to ambient thermal resistance  $\theta_{JA}$  is layout dependent. For the QFN2×3-14 package the thermal resistance  $\theta_{JA}$  is 35°C/W when measured on a standard Silergy four-layer thermal test board. These standard thermal test layouts have a very large area with long 2oz. copper traces connected to each IC pin and very large, unbroken 1oz. internal power and ground planes.

Meeting the performance of the standard thermal test board in a typical tiny evaluation board area requires wide copper traces well-connected to the IC's backside pads leading to exposed copper areas on the component side of the board as well as good thermal via from the exposed pad connecting to a wide middle-layer ground plane and, perhaps, to an exposed copper area on the board's solder side.

The maximum power dissipation at  $T_A=25$ °C may be calculated by the following formula:

$$P_{D,MAX} = (125^{\circ}C-25^{\circ}C)/(35^{\circ}C/W) = 2.86W$$

The maximum power dissipation depends on operating ambient temperature for fixed  $T_{J,MAX}$  and thermal resistance  $\theta_{JA}$ . Use the derating curve in figure below to calculate the effect of rising ambient temperature on the maximum power dissipation.





### **Layout Design**

Refer to Figure 9 and follow these PCB layout guidelines for optimal performance.

- Place the input capacitor very near IN and GND, minimizing the loop formed by these connections.
- Keep the high current traces as short and wide as possible.
- Place the VCC decoupling capacitor close to VCC pin.
- Connect AGND and GND at the point of the VCC capacitor's GND pad.
- Make the feedback sampling point connect with C<sub>OUT</sub> rather than the inductor output terminal.
- Place the FB components (R<sub>H</sub>, R<sub>L</sub> and C<sub>FF</sub>) as close to FB as possible. Avoid routing the FB trace near LX as it is noise sensitive.
- The LX connection has large voltage swings and fast edges and can easily radiate noise to adjacent components.
   Keep its area small to prevent excessive EMI, while

- providing wide copper traces to minimize parasitic resistance and inductance. Keep sensitive components away from the switching node or provide ground traces between for shielding, to prevent stray capacitive noise pickup.
- Provide dedicated wide copper traces for the power path ground between the IC and the input and output capacitor grounds, rather than connecting each of these individually to an internal ground plane.
- Place some vias in GND copper for heat sinking too.
- A four-layer layout is strongly recommended to achieve better thermal performance.
- $\bullet$  Keep the BS voltage path (BS, LX and  $C_{BS})$  as short as possible.



Figure 9. PCB Layout Suggestion



## QFN2×3-14 Package Outline Drawing



Notes: All dimension in millimeter and exclude mold flash & metal burr.



# **Taping & Reel Specification**

# 1. Taping orientation

QFN2×3



Feeding direction ----

# 2. Carrier Tape & Reel specification for packages



| Package type | Tape width (mm) | Pocket<br>pitch(mm) | Reel size<br>(Inch) | Trailer<br>length(mm) | Leader length (mm) | Qty per reel (pcs) |
|--------------|-----------------|---------------------|---------------------|-----------------------|--------------------|--------------------|
| QFN2×3-14    | 12              | 8                   | 13"                 | 400                   | 400                | 5000               |

### 3. Others: NA





# **Revision History**

The revision history provided is for informational purpose only and is believed to be accurate, however, not warranted. Please make sure that you have the latest revision.

| Date         | Revision     | Change          |
|--------------|--------------|-----------------|
| Apr.07, 2023 | Revision 0.9 | Initial Release |





#### IMPORTANT NOTICE

- 1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.
- 2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.
- 3. Limited warranty and liability. Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.
- 4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.
- 5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.
- 6. **No offer to sell or license.** Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

©2023 Silergy Corp. All Rights Reserved.